Project

General

Profile

Pinout on L138-FG-225-RC

Added by Michele Canepa over 11 years ago

Hello All,
to be sure about the pinout of the SOM L138-FG-225-RC using the FPGA 6SLX16 , I ask if you fixed the issue on the pins 154 through 164 and 170-172.
I read that this applies to 6SLX45, and I want to be sure before making a custom baseboard.

Thanks,

Kind Regards.

Michele Canepa


Replies (5)

RE: Pinout on L138-FG-225-RC - Added by Thomas Catalino over 11 years ago

Michele -

Can I ask for a reminder of what that issue is or a pointer to a forum post? I'm unable to locate it at the moment.

Thanks,
Tom

RE: Pinout on L138-FG-225-RC - Added by Michele Canepa over 11 years ago

Hello Tom,
the issue is (or was) on the datasheet of the SOM MityDSP

http://www.mitydsp.com/images/upload/File/MityDSP-L138F%20Spec.pdf

at page 7 you say that :

" The Xilinx 6SLX45 FPGA does not bond I/O Buffers to balls E7, E8, F11,
E11, D12, C12, E12, and F12 of the package used for this module. For
MityDSP-L138F configurations using this FPGA option, these edge connector
signals should be treated as no -connects and will not function as FPGA I/O
lines."

I need to know if the same issue is also on the SOM L138-FG-225-RC using FPGA 6SLX16, or if you solved in the meanwhile.

Thank you very much!

Regards,

MC

RE: Pinout on L138-FG-225-RC - Added by Michael Williamson over 11 years ago

Hi Michele,

There is no issue if you are using 6SLX16 FPGAs in any module configuration.

This only a problem with 6SLX45 modules, as the issue is with the wire bonding on the LX45 FPGA chips in the package used by the modules. Critical Link does not intend to alter the design of the MityDSP-L138F SOMs to remove this issue.

If you are using LX16 FPGA SOM option, you are free to use the pins mentioned in your post.

-Mike

RE: Pinout on L138-FG-225-RC - Added by Michele Canepa over 11 years ago

Thank you Mike!

Another question: I see that you provide Bank 0 and Bank 1 of the FPGA on the SO-DIMM socket.
Am I free to use, for example, a GPIO Core across the banks, so connecting, for instance, a GPIO pin on a Bank 0 pin and another GPIO pin of the same core on a Bank 1 pin?
Or maybe there is an issue and I must connect all pins of the same core on the same bank?

Thank you very much.

Kind Regards.

Michele

RE: Pinout on L138-FG-225-RC - Added by Alexander Block over 11 years ago

Michele,

In response to your GPIO bank question:

Yes you can use a single core in the FPGA and have it utilize pins from both banks (I have done it in a couple of my designs and have had no issues).

Alex

    (1-5/5)
    Go to top
    Add picture from clipboard (Maximum size: 1 GB)